# PCI-DAS6013 and PCI-DAS6014

# **Specifications**



Document Revision 1.1, February, 2010 © Copyright 2010, Measurement Computing Corporation

# **Specifications**

Typical for 25 °C unless otherwise specified. Specifications in *italic text* are guaranteed by design.

## **Analog input**

| A/D converter          | Successive approximation type, min 200 kS/s conversion rate.                                            |  |  |
|------------------------|---------------------------------------------------------------------------------------------------------|--|--|
| Resolution             | 16 bits, 1-in-65536                                                                                     |  |  |
| Number of channels     | 16 single-ended / 8 differential, software selectable                                                   |  |  |
| Input ranges           | $\pm 10 \text{ V}, \pm 5 \text{ V}, \pm 500 \text{ mV}, \pm 50 \text{ mV}, \text{ software selectable}$ |  |  |
| A/D pacing             | Internal counter – ASIC. Software selectable time base:                                                 |  |  |
|                        | ■ Internal 40 MHz, 50 ppm stability                                                                     |  |  |
|                        | ■ External source via AUXIN<5:0>, software selectable.                                                  |  |  |
|                        | External convert strobe: A/D CONVERT                                                                    |  |  |
|                        | Software paced                                                                                          |  |  |
| Burst mode             | Software selectable option, burst rate = $5 \mu s$ .                                                    |  |  |
| A/D gate sources       | External digital: A/D GATE                                                                              |  |  |
| A/D gating modes       | External digital: Programmable, active high or active low, level or edge                                |  |  |
| A/D trigger sources    | External digital: A/D START TRIGGER                                                                     |  |  |
|                        | A/D STOP TRIGGER                                                                                        |  |  |
| A/D triggering modes   | External digital: Software-configurable for rising or falling edge.                                     |  |  |
|                        | Pre-/post-trigger: Unlimited number of pre-trigger samples, 16 Meg post-trigger samples.                |  |  |
| ADC pacer out          | Available at user connector: A/D PACER OUT                                                              |  |  |
| RAM buffer size        | 8 K samples                                                                                             |  |  |
| Data transfer          | DMA                                                                                                     |  |  |
|                        | Programmed I/O                                                                                          |  |  |
| DMA modes              | Demand or non-demand using scatter gather.                                                              |  |  |
| Configuration memory   | Up to 8 K elements in the queue. Programmable channel, gain, and offset.                                |  |  |
| (see Note 1)           |                                                                                                         |  |  |
| Streaming-to-disk rate | 200 kS/s, system dependent                                                                              |  |  |

**Note 1:** Mixing high gains  $(\pm 500 \text{ mV}, \pm 50 \text{ mV})$  with low gains  $(\pm 10 \text{ V}, \pm 5 \text{ V})$  within the channel-gain queue is not supported.

## **Accuracy**

200 kS/s sampling rate, single channel operation and a 15-minute warm-up. Accuracies listed are for measurements made following an internal calibration. They are valid for operational temperatures within  $\pm 1$  °C of internal calibration temperature and  $\pm 10$  °C of factory calibration temperature. Calibrator test source high side tied to channel 0 high and low side tied to channel 0 low. Low-level ground is tied to channel 0 low at the user connector.

Table 1. Absolute accuracy specifications

| Range   | Absolute Accuracy |
|---------|-------------------|
| ±10 V   | ±29.4 LSB         |
| ±5 V    | ±13.1 LSB         |
| ±500 mV | ±30.9 LSB         |
| ±50 mV  | ±45.2 LSB         |

% of Range Offset Averaged Noise + Temp Drift (%/DegC) **Absolute** Quantization (µV) 1 Reading (µV) Accuracy at FS (mV) ±10 V 0.070 1800 180 0.001 8.984 0.001 ±5 V 0.020 918 85 2.003 ±500 mV 0.070 109 12 0.001 0.471 0.070 ±50 mV 27 7 0.001 0.069

Table 2. Absolute accuracy components specifications - All values are (±)

Each PCI-DAS6013 and PCI-DAS6014 is tested at the factory to assure the board's overall error does not exceed accuracy limits described in Table 1.

Table 3. Differential non-linearity specifications

| All ranges       | ±0.5 LSB ty,p ±1.0 LSB max |
|------------------|----------------------------|
| No missing codes | 16 bits, guaranteed        |

#### System throughput

| Condition                                | Calibration Coefficients                         | ADC Rate (max) |
|------------------------------------------|--------------------------------------------------|----------------|
| 1. Single channel, single input range    | Per specified range                              | 200 kS/s       |
| 2. Multiple channel, single input range  | Per specified range                              | 200 kS/s       |
| 3. Single channel, multiple input ranges | Default to value for cbAInScan() range parameter | 200 kS/s       |

Note 2: For conditions 1-2 above, specified accuracy is maintained at rated throughput. Condition 3 applies a calibration coefficient which corresponds to the range value selected in cbAInScan(). This coefficient remains unchanged throughout the scan. Increased settling times may occur during gain-switching operations.

#### **Settling time**

Settling time is defined as the time required for a channel to settle to within a specified accuracy in response to a full-scale (FS) step. Two channels are scanned at the specified rate. A –FS DC signal is presented to channel 1; a +FS DC signal is presented to channel 0.

| Condition                | Range Accur |            | Accuracy   |  |
|--------------------------|-------------|------------|------------|--|
|                          |             | ±0.0031%   | ±0.0062%   |  |
|                          |             | (±2.0 LSB) | (±4.0 LSB) |  |
| Same range to same range | ±10 V       | 5 μs typ   | *          |  |
|                          | ±5 V        | 5 μs max   | *          |  |
|                          | ±500 mV     | 5 μs typ   | *          |  |
|                          | ±50 mV      | *          | 5 μs typ   |  |

<sup>&</sup>lt;sup>1</sup> Averaged measurements assume averaging of 100 single-channel readings.

#### **Parametrics**

| Max working voltage<br>(signal + common-mode) | ±11 V                                                  |  |  |
|-----------------------------------------------|--------------------------------------------------------|--|--|
| CMRR @ 60 Hz                                  | ±10 V range: 85 dB                                     |  |  |
|                                               | ±5 V range: 85 dB                                      |  |  |
|                                               | ±500 mV range: 93 dB                                   |  |  |
|                                               | ±50 mV range: 93 dB                                    |  |  |
| Small signal bandwidth, all ranges            | 425 kHz                                                |  |  |
| Input coupling                                | DC                                                     |  |  |
| Input impedance                               | 100 GOhm in normal operation.                          |  |  |
|                                               | 2 kOhm typ in powered off or overload condition.       |  |  |
| Input bias current                            | ±200 pA                                                |  |  |
| Input offset current                          | ±100 pA                                                |  |  |
| Absolute maximum input                        | ±25 V powered on, ±15 V powered off. Protected Inputs: |  |  |
| voltage                                       | • CH<15:0> IN                                          |  |  |
|                                               | ■ AISENSE                                              |  |  |
| Crosstalk                                     | Adjacent channels: -75 dB                              |  |  |
|                                               | All other channels: -90 dB                             |  |  |

#### Noise performance

Table 4 summarizes the noise performance for the PCI-DAS6013 and PCI-DAS6014. Noise distribution is determined by gathering 50 K samples with inputs tied to ground at the user connector. Samples are gathered at the maximum specified single-channel-sampling rate. This specification applies to both single-ended and differential modes of operation.

Table 4. Analog input noise performance specifications

| Range   | Typical Counts | LSBrms |
|---------|----------------|--------|
| ±10 V   | 7              | 0.9    |
| ±5 V    | 7              | 0.9    |
| ±500 mV | 11             | 1.1    |
| ±50 mV  | 45             | 6.7    |

## **Analog output (PCI-DAS6014 only)**

| D/A converter type              | Double-buffered, multiplying        |  |
|---------------------------------|-------------------------------------|--|
| Resolution                      | 16 bits, 1-in-65536                 |  |
| Number of channels              | 2 voltage output                    |  |
| Voltage range                   | ±10 V                               |  |
| Monotonicity                    | 16-bits, guaranteed monotonic       |  |
| DNL                             | ±2 LSB typ                          |  |
| Slew rate                       | 15 V/μs min                         |  |
| Settling time (full scale step) | 8 μs to ±1.0 LSB accuracy           |  |
| Noise                           | 360 uVrms, DC to 400 kHz BW         |  |
| Glitch energy                   | 200 mV @ 1 μs duration, mid-scale   |  |
| Current drive                   | ±5 mA                               |  |
| Output short-circuit duration   | Indefinite @ 25 mA                  |  |
| Output coupling                 | DC                                  |  |
| Output impedance                | 0.1 ohms max                        |  |
| Power up and reset              | DACs cleared to 0 volts ±250 mV max |  |

Table 5. Analog output absolute accuracy specifications

| Range | Absolute Accuracy |
|-------|-------------------|
| ±10 V | ±12.6 LSB         |

Table 6. Absolute accuracy components specifications

| Range | % of Reading | Offset | Temp Drift | Absolute Accuracy at FS (mV) |
|-------|--------------|--------|------------|------------------------------|
|       | (1 year)     | (mV)   | (%/DegC)   |                              |
| ±10 V | ±0.02        | ±1.9   | ±0.0005    | ±3.84                        |

Each PCI-DAS6014 is tested at the factory to assure the board's overall error does not exceed the absolute accuracy specification listed in Table 5.

Table 7. Relative accuracy specifications

| Range | Relative Accuracy |
|-------|-------------------|
| ±10 V | ±3.0 LSB, typ     |

Relative accuracy is defined as the measured deviation from a straight line drawn between measured endpoints of the transfer function.

#### Analog output pacing and triggering

| DAC pacing              | Internal counter – ASIC. Selectable time base:                           |  |  |
|-------------------------|--------------------------------------------------------------------------|--|--|
| (software programmable) | ■ Internal 40 MHz, 50 ppm stability.                                     |  |  |
|                         | ■ External source via AUXIN<5:0>, software selectable.                   |  |  |
|                         | External convert strobe: D/A UPDATE                                      |  |  |
|                         | Software paced                                                           |  |  |
| DAC gate source         | External digital: D/A START TRIGGER                                      |  |  |
| (software programmable) | Software gated                                                           |  |  |
| DAC gating modes        | External digital: Programmable, active high or active low, level or edge |  |  |
| DAC trigger sources     | External digital: D/A START TRIGGER                                      |  |  |
|                         | Software triggered                                                       |  |  |
| DAC triggering modes    | External digital: Software-configurable for rising or falling edge.      |  |  |
| DAC pacer out           | Available at user connector: D/A PACER OUT                               |  |  |
| RAM buffer size         | 16 K samples                                                             |  |  |
| Data transfer           | DMA                                                                      |  |  |
|                         | Programmed I/O                                                           |  |  |
|                         | Update DACs individually or simultaneously, software selectable.         |  |  |
| DMA modes               | Demand or non-demand using scatter gather.                               |  |  |
| Waveform generation     | 10 kS/s max per channel, 2 channels simultaneous                         |  |  |
| throughput              |                                                                          |  |  |

## Analog input / output calibration

| Recommended warm-up time      | 15 minutes                                                                                |  |  |
|-------------------------------|-------------------------------------------------------------------------------------------|--|--|
| Calibration                   | Auto-calibration, calibration factors for each range stored on board in non-volatile RAM. |  |  |
| Onboard calibration reference | DC Level: 10.000 V ± 5 mV. Actual measured values stored in EEPROM.                       |  |  |
|                               | Tempco: 5 ppm/°C max, 2 ppm/°C typical                                                    |  |  |
|                               | Long-term stability: 15 ppm, T = 1000 hrs, non-cumulative                                 |  |  |
| Calibration interval          | 1 year                                                                                    |  |  |

# Digital input / output

| Digital type                       | Discrete, 5V/TTL compatible                                                                                                                                                                       |  |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Number of I/O                      | 8                                                                                                                                                                                                 |  |
| Configuration                      | 8 bits, independently programmable for input or output. All pins pulled up to +5 V via 47 K resistors (default). Positions available for pull down to ground. Hardware selectable via solder gap. |  |
| Input high voltage                 | 2.0 V min, 7.0 V absolute max                                                                                                                                                                     |  |
| Input low voltage                  | 0.8 V max, -0.5 V absolute min                                                                                                                                                                    |  |
| Output high voltage (IOH = -32 mA) | 3.80 V min, 4.20 V typ                                                                                                                                                                            |  |
| Output low voltage (IOL = 32 mA)   | 0.55 V max, 0.22 V typ                                                                                                                                                                            |  |
| Data transfer                      | Programmed I/O                                                                                                                                                                                    |  |
| Power-up / reset state             | Input mode (high impedance)                                                                                                                                                                       |  |

# Interrupts

| Interrupts                                        | PCI INTA# - mapped to IRQn via PCI BIOS at boot-time              |                                                                                    |  |  |
|---------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|
| Interrupt enable                                  | Programmable through PLX9080                                      |                                                                                    |  |  |
| ADC interrupt sources                             | DAQ_ACTIVE: Interrupt is generated when a DAQ sequence is active. |                                                                                    |  |  |
| (software programmable)                           | DAQ_STOP: Interrupt is generated when A/D Stop Trigger In is de   |                                                                                    |  |  |
|                                                   | DAQ_DONE:                                                         | Interrupt is generated when a DAQ sequence completes.                              |  |  |
|                                                   | DAQ_FIFO_1/4_                                                     | DAQ_FIFO_1/4_FULL:                                                                 |  |  |
|                                                   |                                                                   | Interrupt is generated when ADC FIFO is ¼ full.                                    |  |  |
|                                                   | DAQ_SINGLE:                                                       | Interrupt is generated after each conversion completes.                            |  |  |
|                                                   | DAQ_EOSCAN:                                                       | Interrupt is generated after the last channel is converted in multi-channel scans. |  |  |
|                                                   | DAQ_EOSEQ:                                                        | Interrupt is generated after each interval delay during multi-<br>channel scans.   |  |  |
| DAC interrupt sources (PCI-DAS6014 only, software | DAC_ACTIVE:                                                       | Interrupt is generated when DAC waveform circuitry is active.                      |  |  |
| programmable)                                     | DAC_DONE:                                                         | Interrupt is generated when a DAC sequence completes.                              |  |  |
|                                                   | DAC_FIFO_1/4_EMPTY:                                               |                                                                                    |  |  |
|                                                   |                                                                   | Interrupt is generated DAC FIFO is ¼ empty.                                        |  |  |
|                                                   | DAC_HIGH_CHANNEL:                                                 |                                                                                    |  |  |
|                                                   |                                                                   | Interrupt is generated when the DAC high channel output is updated.                |  |  |

## Counters

| User counter type                      | 82C54                                                               |  |
|----------------------------------------|---------------------------------------------------------------------|--|
| Number of channels                     | 2                                                                   |  |
| Resolution                             | 16-bits                                                             |  |
| Compatibility                          | 5V/TTL                                                              |  |
| CTRn base clock source                 | Internal 10 MHz, internal 100 KHz, or External connector (CTRn CLK) |  |
| (software selectable)                  |                                                                     |  |
| Internal 10 MHz clock source stability | 50ppm                                                               |  |
| Counter n gate                         | Available at connector (CTRn GATE)                                  |  |
| Counter n output                       | Available at connector (CTRn OUT)                                   |  |
| Clock input frequency                  | 10 MHz max                                                          |  |
| High pulse width (clock input)         | 15 ns min                                                           |  |
| Low pulse width (clock input)          | 25 ns min                                                           |  |
| Gate width high                        | 25 ns min                                                           |  |
| Gate width low                         | 25 ns min                                                           |  |
| Input low voltage                      | 0.8 V max                                                           |  |
| Input high voltage                     | 2.0 V min                                                           |  |
| Output low voltage                     | 0.4 V max                                                           |  |
| Output high voltage                    | 3.0 V min                                                           |  |

# Configurable AUXIN<5:0>, AUXOUT<2:0> external trigger/clocks

The PCI-DAS6013 and PCI-DAS6014 provide nine user-configurable trigger/clock pins available at the 100-pin I/O connector. Of these, six are configurable as inputs while three are configurable as outputs.

| A LIVIN 25.05 (                          | A/D CONVERT:                                | Enternal ADC consent study                                                   |  |
|------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------|--|
| AUXIN<5:0> sources (software selectable) |                                             | External ADC convert strobe                                                  |  |
| selectable)                              | A/D TIMEBASE IN:                            | External ADC pacer timebase                                                  |  |
|                                          | A/D START TRIGGER:                          | ADC Start Trigger                                                            |  |
|                                          | A/D STOP TRIGGER:                           | ADC Stop Trigger                                                             |  |
|                                          | A/D PACER GATE:                             | External ADC gate                                                            |  |
|                                          | D/A START TRIGGER:                          | DAC trigger/gate                                                             |  |
|                                          | D/A UPDATE:                                 | DAC update strobe                                                            |  |
|                                          | D/A TIMEBASE IN:                            | External DAC pacer timebase                                                  |  |
| AUXOUT<2:0> sources                      | STARTSCAN:                                  | A pulse indicating start of conversion                                       |  |
| (software selectable)                    | SSH:                                        | Active signal that terminates at the start of the last conversion in a scan. |  |
|                                          | A/D STOP:                                   | Indicates end of scan                                                        |  |
|                                          | A/D CONVERT:                                | ADC convert pulse                                                            |  |
|                                          | SCANCLK:                                    | Delayed version of ADC convert                                               |  |
|                                          | CTR1 CLK                                    | CTR1 clock source                                                            |  |
|                                          | D/A UPDATE:                                 | D/A update pulse                                                             |  |
|                                          | CTR2 CLK:                                   | CTR2 clock source                                                            |  |
|                                          | A/D START TRIGGER:                          | ADC Start Trigger Out                                                        |  |
|                                          | A/D STOP TRIGGER:                           | ADC Stop Trigger Out                                                         |  |
|                                          | D/A START TRIGGER:                          | DAC Start Trigger Out                                                        |  |
| Default selections                       | AUXIN0:                                     | A/D CONVERT                                                                  |  |
|                                          | AUXIN1:                                     | A/D START TRIGGER                                                            |  |
|                                          | AUXIN2:                                     | A/D STOP TRIGGER                                                             |  |
|                                          | AUXIN3:                                     | D/A UPDATE                                                                   |  |
|                                          | AUXIN4:                                     | D/A START TRIGGER                                                            |  |
|                                          | AUXIN5:                                     | A/D PACER GATE                                                               |  |
|                                          | AUXOUT0:                                    | D/A UPDATE                                                                   |  |
|                                          | AUXOUT1:                                    | A/D CONVERT                                                                  |  |
|                                          | AUXOUT2:                                    | SCANCLK                                                                      |  |
| Compatibility                            | 5V/TTL                                      |                                                                              |  |
| Edge-sensitive polarity                  | Rising/falling, software sel                | Rising/falling, software selectable                                          |  |
| Level-sensitive polarity                 | Active high/active low, software selectable |                                                                              |  |
| Minimum input pulse width                | 37.5 ns                                     |                                                                              |  |
| r                                        |                                             |                                                                              |  |

## **Power consumption**

| +5 V                            | 0.9 A typical, 1.1 A max. Does not include power consumed through the I/O connector. |  |
|---------------------------------|--------------------------------------------------------------------------------------|--|
| +5 V available at I/O connector | 1 A max, protected with a resettable fuse                                            |  |

### **Environmental**

| Operating temperature range | 0 to 55 °C              |  |
|-----------------------------|-------------------------|--|
| Storage temperature range   | -20 to 70 °C            |  |
| Humidity                    | 0 to 90% non-condensing |  |

### Mechanical

| Card dimensions | PCI half card: 174.4 mm (L) x 100.6 mm (W) x 11.65 mm (H) |
|-----------------|-----------------------------------------------------------|
|-----------------|-----------------------------------------------------------|

# Main connector and pin out

| Connector type                | Shielded SCSI 100 D-type                                                  |  |  |
|-------------------------------|---------------------------------------------------------------------------|--|--|
| Compatible cables             | C100HD50-x, unshielded ribbon cable. $x = 3$ or 6 feet                    |  |  |
|                               | C100MMS-x, shielded round cable. $x = 1, 2, \text{ or } 3 \text{ meters}$ |  |  |
| Compatible accessory products | ISO-RACK16/P                                                              |  |  |
| (with the C100HD50-x cable)   | ISO-DA02/P (PCI-DAS6014 only)                                             |  |  |
|                               | BNC-16SE                                                                  |  |  |
|                               | BNC-16DI                                                                  |  |  |
|                               | CIO-MINI50                                                                |  |  |
|                               | CIO-TERM100                                                               |  |  |
|                               | SCB-50                                                                    |  |  |
| Compatible accessory products | SCB-100                                                                   |  |  |
| (with the C100MMS-x cable)    |                                                                           |  |  |

## 8-channel differential mode pin out

| Pin | Signal Name                | Pin | Signal Name |
|-----|----------------------------|-----|-------------|
| 1   | LLGND                      | 51  | n/c         |
| 2   | CH0 IN HI                  | 52  | n/c         |
| 3   | CH0 IN LO                  | 53  | n/c         |
| 4   | CH1 IN HI                  | 54  | n/c         |
| 5   | CH1 IN LO                  | 55  | n/c         |
| 6   | CH2 IN HI                  | 56  | n/c         |
| 7   | CH2 IN LO                  | 57  | n/c         |
| 8   | CH3 IN HI                  | 58  | n/c         |
| 9   | CH3 IN LO                  | 59  | n/c         |
| 10  | CH4 IN HI                  | 60  | n/c         |
| 11  | CH4 IN LO                  | 61  | n/c         |
| 12  | CH5 IN HI                  | 62  | n/c         |
| 13  | CH5 IN LO                  | 63  | n/c         |
| 14  | CH6 IN HI                  | 64  | n/c         |
| 15  | CH6 IN LO                  | 65  | n/c         |
| 16  | CH7 IN HI                  | 66  | n/c         |
| 17  | CH7 IN LO                  | 67  | n/c         |
| 18  | LLGND                      | 68  | n/c         |
| 19  | n/c                        | 69  | n/c         |
| 20  | n/c                        | 70  | n/c         |
| 21  | n/c                        | 71  | n/c         |
| 22  | n/c                        | 72  | n/c         |
| 23  | n/c                        | 73  | n/c         |
| 24  | n/c                        | 74  | n/c         |
| 25  | n/c                        | 75  | n/c         |
| 26  | n/c                        | 76  | n/c         |
| 27  | n/c                        | 77  | n/c         |
| 28  | n/c                        | 78  | n/c         |
| 29  | n/c                        | 79  | n/c         |
| 30  | n/c                        | 80  | n/c         |
| 31  | n/c                        | 81  | n/c         |
| 32  | n/c                        | 82  | n/c         |
| 33  | n/c                        | 83  | n/c         |
| 34  | n/c                        | 84  | n/c         |
| 35  | AISENSE                    | 85  | DIOO        |
| 36  | D/A OUT 0*                 | 86  | DIO1        |
| 37  | D/A GND*                   | 87  | DIO2        |
| 38  | D/A OUT1*                  | 88  | DIO3        |
| 39  | PC +5 V                    | 89  | DIO4        |
| 40  | AUXOUTO / D/A PACER OUT    | 90  | DIO5        |
| 41  | AUXOUT1 / A/D PACER OUT    | 91  | DIO6        |
| 42  | AUXOUT2 / SCANCLK          | 92  | DIO7        |
| 43  | AUXIN0 / A/D CONVERT       | 93  | CTR1 CLK    |
| 44  | n/c                        | 94  | CTR1 GATE   |
| 45  | AUXIN1 / A/D START TRIGGER | 95  | CTR1 OUT    |
| 46  | AUXIN2 / A/D STOP TRIGGER  | 96  | GND         |
| 47  | AUXIN3 / D/A UPDATE        | 97  | CTR2 CLK    |
| 48  | AUXIN4 / D/A START TRIGGER | 98  | CTR2 GATE   |
| 49  | AUXIN5 / A/D PACER GATE    | 99  | CTR2 OUT    |
| 50  | GND                        | 100 | GND         |

<sup>\* =</sup> n/c on PCI-DAS6013

## 16-channel single-ended mode pin out

| Pin      | Signal Name                                           | Pin      | Signal Name           |
|----------|-------------------------------------------------------|----------|-----------------------|
| 1        | LLGND                                                 | 51       | n/c                   |
| 2        | CH0 IN                                                | 52       | n/c                   |
| 3        | CH8 IN                                                | 53       | n/c                   |
| 4        | CH1 IN                                                | 54       | n/c                   |
| 5        | CH9 IN                                                | 55       | n/c                   |
| 6        | CH2 IN                                                | 56       | n/c                   |
| 7        | CH10 IN                                               | 57       | n/c                   |
| 8        | CH3 IN                                                | 58       | n/c                   |
| 9        | CH11 IN                                               | 59       | n/c                   |
| 10       | CH4 IN                                                | 60       | n/c                   |
| 11       | CH12 IN                                               | 61       | n/c                   |
| 12       | CH5 IN                                                | 62       | n/c                   |
| 13       | CH13 IN                                               | 63       | n/c                   |
| 14       | CH6 IN                                                | 64       | n/c                   |
| 15       | CH14 IN                                               | 65       | n/c                   |
| 16       | CH7 IN                                                | 66       | n/c                   |
| 17       | CH15 IN                                               | 67       | n/c                   |
| 18       | LLGND                                                 | 68       | n/c                   |
| 19       | n/c                                                   | 69       | n/c                   |
| 20       | n/c                                                   | 70       | n/c                   |
| 21       | n/c                                                   | 71       | n/c                   |
| 22       | n/c                                                   | 72       | n/c                   |
| 23       | n/c                                                   | 73       | n/c                   |
| 24       | n/c                                                   | 74       | n/c                   |
| 25       | n/c                                                   | 75       | n/c                   |
| 26       | n/c                                                   | 76       | n/c                   |
| 27       | n/c                                                   | 77       | n/c                   |
| 28       | n/c                                                   | 78       | n/c                   |
| 29       | n/c                                                   | 79       | n/c                   |
| 30       | n/c                                                   | 80       | n/c                   |
| 31       | n/c                                                   | 81       | n/c                   |
| 32       | n/c                                                   | 82       | n/c                   |
| 33       | n/c                                                   | 83       | n/c                   |
| 34       | n/c                                                   | 84       | n/c                   |
| 35       | AISENSE                                               | 85       | DIOO                  |
| 36       | D/A OUT 0*                                            | 86       | DIO1                  |
| 37       | D/A GND*                                              | 87       | DIO2                  |
| 38       | D/A OUT1*                                             | 88       | DIO3                  |
| 39       | PC +5 V                                               | 89       | DIO4                  |
| 40       | AUXOUTO / D/A PACER OUT                               | 90       | DIO5                  |
|          | AUXOUT1 / A/D PACER OUT                               | 91       | DIO6                  |
| 42       | AUXOUT2 / SCANCLK<br>AUXIN0 / A/D CONVERT             | 92<br>93 | DIO7<br>CTR1 CLK      |
|          |                                                       |          |                       |
| 44<br>45 | n/c<br>AUXIN1 / A/D START TRIGGER                     | 94<br>95 | CTR1 GATE<br>CTR1 OUT |
| 46       | AUXIN1 / A/D START TRIGGER  AUXIN2 / A/D STOP TRIGGER | 96       | GND                   |
| 47       | AUXIN3 / D/A UPDATE                                   | 96       | CTR2 CLK              |
| 48       | AUXIN3 / D/A START TRIGGER                            | 98       | CTR2 GATE             |
| 49       | AUXIN4 / D/A START TRIGGER  AUXIN5 / A/D PACER GATE   | 99       | CTR2 GATE CTR2 OUT    |
| 50       | GND                                                   | 100      | GND                   |
| 50       | עאוט                                                  | 100      | עווט                  |

<sup>\* =</sup> n/c on PCI-DAS6013

Measurement Computing Corporation 10 Commerce Way Suite 1008

Suite 1008

Norton, Massachusetts 02766 (508) 946-5100

Fax: (508) 946-9500

E-mail: info@mccdaq.com

www.mccdaq.com